FPGA输出时钟jitter

If customer performs simple clock forwarding from clock source -> FPGA clock input -> FPGA clock output; what will be jitter specification of such clock output?
I am aware if its MMCM, then we have jitter specifications specified in Clock wiz.
But in this case there is no clock element is used in FPGA its simple clock forwarding.

Answer

There is no such specification. It would not be practical.
The jitter will depend on their design, the board, the pdn design. Even if they had a MMCM in the clock path that would only be the jitter at the MMCM output not the FPGA output.
We do recommend when forwarding a clock to use an ODDR with the D ports tied to 1 & 0.

posted @   xmzhou  阅读(252)  评论(0编辑  收藏  举报
编辑推荐:
· 基于Microsoft.Extensions.AI核心库实现RAG应用
· Linux系列:如何用heaptrack跟踪.NET程序的非托管内存泄露
· 开发者必知的日志记录最佳实践
· SQL Server 2025 AI相关能力初探
· Linux系列:如何用 C#调用 C方法造成内存泄露
阅读排行:
· 无需6万激活码!GitHub神秘组织3小时极速复刻Manus,手把手教你使用OpenManus搭建本
· Manus爆火,是硬核还是营销?
· 终于写完轮子一部分:tcp代理 了,记录一下
· 别再用vector<bool>了!Google高级工程师:这可能是STL最大的设计失误
· 单元测试从入门到精通
点击右上角即可分享
微信分享提示