ble学习笔记二-----------------点亮led

-----------------点亮led

创建iar工程

打开iar-->project--->creadtnew project--->创建空的8051工程(LED)--->添加LED.c文件

File--->save workspace as --->取名为LED

工程右击-->options配置界面

配置cpu:

 

 

配置编译输出的文件格式

 

 

 

 

 

首先看原理图

 

 

可认看到LED1和LED2分别接的是p1-0和p1-1

 

 

再查看用户手册

Register Name     SFR Address  Module        Description   

 P1SEL              0xF4      IOC       Port 1 function select

 

可以看出当p1有0-7位,当把某一位设为设为0时, 为输入输出功能

如果将p1-0和p1-1设为输入输出功能,即将最后两位设为0

 0xF4转换为二进制为     1111 0100

P1SEL &=~0x03;

0x03转换为二进制为0000 0011  取返为1111 1100

然后再与上1111 0100得到1111 0100

 

位运算的知识

按位与运算全1为1

按位或运算全0为0

异或运算相同为0,不同为1

取反运算

左移<< 相当于*2

右移>> 相当于/2

 

 

 

 

以上可以看出p1DIR是用来定义方向(0是输入,1是输出)

 

 

 

配置完成,编写代码:

/******************************************************************************

 

                  版权所有 (C), 2013-2020

 

 ******************************************************************************

  文 件 名  : LED.c

  版 本 号  : V1.0

  作   者   : retacn

  生成日期   : 2014年9月2日

  功能描述   : 点亮一个LED

  函数列表   :

              main

  修改历史   :

  1.日   期   : 2014年9月2日

    作   者   : retacn

    修改内容   : 创建文件

 

******************************************************************************/

 

/*----------------------------------------------*

 * 包含头文件                                   *

 *----------------------------------------------*/

#include <ioCC2540.h>

 

/*****************************************************************************

 函 数 名 : main

 功能描述 : 主函数,C程序入口

 输入参数 : void

 输出参数 : 无

 返 回 值 :

 

 修改历史      :

  1.日   期   : 2014年9月2日

    作   者   : retacn

    修改内容   : 创建

 

*****************************************************************************/

int main(void)

{

   P1SEL &= ~0X03;     // 将P1.1、0设置为IO功能

   P1DIR |= 0X03;      // 设置P1.1、0为输出功能

   P1 &= ~0X03;        // 清除原始值

   P1 |= 0X03;         // 设置P1.1、0输出高电平

   while(1);           // 无限等待

   return 0;

}

/*end file*/

编译下载到开发板

 

 

注:程序中导入的iocc2540.h位于以下目录中

C:\Program Files (x86)\IAR Systems\EmbeddedWorkbench 6.5\8051\inc

内容如下:

 

/**************************************************************************************************

 *                                        -ioCC2540.h -

 *

 * Header file with definitions for the TexasInstruments CC2540 low-power System-on-Chip:

 * an 8051-based MCU with 2.4 GHz Bluetooth lowenergy RF transceiver, and up to 256 kB FLASH.

 *

 * This file supports the IAR EmbeddedWorkbench for 8051.

 *

 **************************************************************************************************

 */

 

#ifndef IOCC2540_H

#define IOCC2540_H

 

/*------------------------------------------------------------------------------------------------

 *                                      CompilerAbstraction

 *------------------------------------------------------------------------------------------------

 */

#ifdef__IAR_SYSTEMS_ICC__

#pragmalanguage=save

#pragmalanguage=extended

#defineSFR(name,addr)   __sfr   __no_init volatile  unsigned char  name @ addr;

#defineSFRBIT(name, addr, bit7, bit6, bit5, bit4, bit3, bit2, bit1, bit0) \

__sfr __no_initvolatile union \

{                              \

  unsigned char name;          \

  struct {                     \

    unsigned char bit0 : 1;    \

    unsigned char bit1 : 1;    \

    unsigned char bit2 : 1;    \

    unsigned char bit3 : 1;    \

    unsigned char bit4 : 1;    \

    unsigned char bit5 : 1;    \

    unsigned char bit6 : 1;    \

    unsigned char bit7 : 1;    \

  };                           \

} @ addr;

#defineSBIT(name,addr) /* not in use for IAR C Compiler */

#defineXREG(addr)       ((unsigned char volatile__xdata *) 0)[addr]

#definePXREG(addr)      ((unsigned char volatile__xdata *) addr)

#defineVECT(num,addr)   addr

 

#elif defined__IAR_SYSTEMS_ASM__

#defineSFR(name,addr)   name  DEFINE addr

SFRBITMACRO MACROt, addr, bit7 , bit6, bit5, bit4, bit3, bit2, bit1, bit0

t    DEFINE addr

bit7 DEFINE addr.7

bit6 DEFINE addr.6

bit5 DEFINE addr.5

bit4 DEFINEaddr.4    ;; NB: do not modifyindentation of this macro

bit3 DEFINE addr.3

bit2 DEFINE addr.2

bit1 DEFINE addr.1

bit0 DEFINE addr.0

            ENDM

#defineSFRBIT(name, addr, bit7, bit6, bit5, bit4, bit3, bit2, bit1, bit0) \

    SFRBITMACRO <name>, <addr>,<bit7>, <bit6>, <bit5>, <bit4>, <bit3>,<bit2>, <bit1>, <bit0>

#defineSBIT(name,addr)  name  DEFINE addr

#defineXREG(addr)       addr

#definePXREG(addr)      addr

#defineVECT(num,addr)   addr

/* IAR assembleruses some predefined registers. The following prevents name collisions. */

#define SP   SPx

#define ACC  ACCx

#define B    Bx

#define PSW  PSWx

#define CY   CYx

#define AC   ACx

#define F0   F0x

#define RS1  RS1x

#define RS0  RS0x

#define OV   OVx

#define P    Px

 

#else

#error"Unrecognized compiler."

#endif

 

 

/*------------------------------------------------------------------------------------------------

 *                  中断导航                     Interrupt Vectors

 *------------------------------------------------------------------------------------------------

 */

#define  RFERR_VECTOR  VECT(  0, 0x03 )   /*  RFTX FIFO Underflow and RX FIFO Overflow  */

#define  ADC_VECTOR    VECT(  1, 0x0B )   /* ADC End of Conversion                       */

#define  URX0_VECTOR   VECT(  2, 0x13 )   /* USART0 RX Complete                          */

#define  URX1_VECTOR   VECT(  3, 0x1B )   /* USART1 RX Complete                          */

#define  ENC_VECTOR    VECT(  4, 0x23 )   /* AES Encryption/Decryption Complete          */

#define  ST_VECTOR     VECT(  5, 0x2B )   /* Sleep Timer Compare                         */

#define  P2INT_VECTOR  VECT(  6, 0x33 )   /* Port 2 Inputs and USB                       */

#define  UTX0_VECTOR   VECT(  7, 0x3B )   /* USART0 TX Complete                          */

#define  DMA_VECTOR    VECT(  8, 0x43 )   /* DMA Transfer Complete                       */

#define  T1_VECTOR     VECT(  9, 0x4B )   /* Timer 1 (16-bit) Capture/Compare/Overflow   */

#define  T2_VECTOR     VECT( 10, 0x53 )   /*  Timer 2 (MAC Timer)                         */

#define  T3_VECTOR     VECT( 11, 0x5B )   /*  Timer 3 (8-bit) Capture/Compare/Overflow    */

#define  T4_VECTOR     VECT( 12, 0x63 )   /*  Timer 4 (8-bit) Capture/Compare/Overflow    */

#define  P0INT_VECTOR  VECT( 13, 0x6B )   /*  Port 0 Inputs                               */

#define  UTX1_VECTOR   VECT( 14, 0x73 )   /* USART1 TX Complete                          */

#define  P1INT_VECTOR  VECT( 15, 0x7B )   /*  Port 1 Inputs                               */

#define  RF_VECTOR     VECT( 16, 0x83 )   /*  RF General Interrupts                       */

#define  WDT_VECTOR    VECT( 17, 0x8B )   /*  Watchdog Overflow in Timer Mode             */

 

/*------------------------------------------------------------------------------------------------

 *                                     InterruptAlias

 * ------------------------------------------------------------------------------------------------

 */

#define  USB_VECTOR    P2INT_VECTOR /*  USB Interruptvector, alias for P2INT_VECTOR        */

 

 

/*------------------------------------------------------------------------------------------------

 *                                      SFR BitAlias

 *------------------------------------------------------------------------------------------------

 */

#define  USBIF    P2IF              /*  USB Interrupt Flag                                  */

/*       USBIE    P2IE              ,   not in a bit addressable register                   */

 

/*------------------------------------------------------------------------------------------------

 *                                            SFRs

 *------------------------------------------------------------------------------------------------

 */

 

/*

 *   SFRswith an address ending with 0 or 8 are bit accessible.

 *   Theyare defined with the SFRBIT() macro that sets the name of each bit.

 */

 

/* Port 0                                                                          */

 SFRBIT( P0     ,  0x80, P0_7, P0_6, P0_5, P0_4,P0_3, P0_2, P0_1, P0_0 )

SFR(  SP       ,  0x81  )  /*  Stack Pointer                                      */

SFR(  DPL0     ,  0x82  )  /*  Data Pointer 0 Low Byte                            */

SFR(  DPH0     ,  0x83  )  /*  Data Pointer 0 High Byte                           */

SFR(  DPL1     ,  0x84  )  /*  Data Pointer 1 Low Byte                            */

SFR(  DPH1     ,  0x85  )  /*  Data Pointer 1 High Byte                           */

SFR(  U0CSR    ,  0x86  )  /*  USART 0 Control andStatus                         */

SFR(  PCON     ,  0x87  )  /*  Power Mode Control                                 */

 

/* InterruptFlags                                                                 */

 SFRBIT( TCON   ,  0x88, URX1IF, _TCON6, ADCIF,_TCON4, URX0IF, IT1, RFERRIF, IT0 )

SFR(  P0IFG    ,  0x89  )  /*  Port 0 Interrupt StatusFlag                       */

SFR(  P1IFG    ,  0x8A  )  /*  Port 1 Interrupt StatusFlag                       */

SFR(  P2IFG    ,  0x8B  )  /*  Port 2 Interrupt StatusFlag                       */

SFR(  PICTL    ,  0x8C  )  /*  Port Interrupt Control                             */

SFR(  P1IEN    ,  0x8D  )  /*  Port 1 Interrupt Mask                              */

SFR(  _SFR8E   ,  0x8E  )  /*  not used                                           */

SFR(  P0INP    ,  0x8F  )  /*  Port 0 Input Mode                                  */

 

/* Port 1                                                                          */

 SFRBIT( P1     ,  0x90, P1_7, P1_6, P1_5, P1_4,P1_3, P1_2, P1_1, P1_0 )

SFR(  _SFR91   ,  0x91  )  /*  reserved                                           */

SFR(  DPS      ,  0x92  )  /*  Data Pointer Select                                */

SFR(  MPAGE    ,  0x93  )  /*  Memory Page Select                                 */

SFR(  T2CTRL   ,  0x94  )  /*  Timer2 Control Register                            */

SFR(  ST0      ,  0x95  )  /*  Sleep Timer 0                                      */

SFR(  ST1      ,  0x96  )  /*  Sleep Timer 1                                      */

SFR(  ST2      ,  0x97  )  /*  Sleep Timer 2                                      */

 

/*  Interrupt Flags 2                                                              */

 SFRBIT( S0CON  ,  0x98, _S0CON7, _S0CON6,_S0CON5, _S0CON4, _S0CON3, _S0CON2, ENCIF_1, ENCIF_0 )

SFR(  _SFR99   , 0x99  )   /* reserved                                          */

SFR(  IEN2     ,  0x9A  )  /*  Interrupt Enable 2                                 */

SFR(  S1CON    ,  0x9B  )  /*  Interrupt Flags 3                                  */

SFR(  T2CSPCFG ,  0x9C  )  /*  Timer2 CSP InterfaceConfiguration (legacy name)   */

SFR(  T2EVTCFG ,  0x9C  )  /*  Timer2 Event OutputConfiguration                  */

SFR(  SLEEPSTA ,  0x9D  )  /*  Sleep Status                                       */

SFR(  CLKCONSTA , 0x9E  )   /* Clock Control Status                               */

SFR(  FMAP     ,  0x9F  )  /*  Flash Bank Map                                     */

 

/* Port 2                                                                          */

 SFRBIT( P2     ,  0xA0, _P2_7, _P2_6, _P2_5,P2_4, P2_3, P2_2, P2_1, P2_0 )

SFR(  T2IRQF   ,  0xA1  )   /*Timer2 Interrupt Flags                              */

SFR(  T2M0     ,  0xA2  )   /*Timer2 Multiplexed Register 0                       */

SFR(  T2M1     ,  0xA3  )   /*Timer2 Multiplexed Register 1                       */

SFR(  T2MOVF0  ,  0xA4  )   /*Timer2 Multiplexed Overflow Register 0              */

SFR(  T2MOVF1  ,  0xA5  )   /*Timer2 Multiplexed Overflow Register 1              */

SFR(  T2MOVF2  ,  0xA6  )   /*Timer2 Multiplexed Overflow Register 2              */

SFR(  T2IRQM   ,  0xA7  )   /*Timer2 Interrupt Mask                               */

 

/* Interrupt Enable0                                                              */

 SFRBIT( IEN0   ,  0xA8, EA, _IEN06, STIE, ENCIE,URX1IE, URX0IE, ADCIE, RFERRIE )

SFR(  IP0      ,  0xA9  )  /*  Interrupt Priority 0                               */

SFR(  _SFRAA   ,  0xAA  )  /*  not used                                           */

SFR(  P0IEN    ,  0xAB  )  /*  Port 0 Interrupt Mask                              */

SFR(  P2IEN    ,  0xAC  )  /*  Port 2 Interrupt Mask                              */

SFR(  STLOAD   ,  0xAD  )  /*  Sleep Timer Load Status                            */

SFR(  PMUX     ,  0xAE  )  /*  Power Down Signal MUX                              */

SFR(  T1STAT   ,  0xAF  )  /*  Timer 1 Status                                     */

 

SFR(  _SFRB0   ,  0xB0  )  /*  not used                                           */

SFR(  ENCDI    ,  0xB1  )  /*  Encryption/Decryption InputData                   */

SFR(  ENCDO    ,  0xB2  )  /*  Encryption/Decryption OutputData                  */

SFR(  ENCCS    ,  0xB3  )  /*  Encryption/Decryption Controland Status           */

SFR(  ADCCON1  ,  0xB4  )  /*  ADC Control 1                                      */

SFR(  ADCCON2  ,  0xB5  )  /*  ADC Control 2                                      */

SFR(  ADCCON3  ,  0xB6  )  /*  ADC Control 3                                      */

SFR(  _SFRB7   ,  0xB7  )  /*  reserved                                           */

 

/*  Interrupt Enable 1                                                             */

 SFRBIT( IEN1   ,  0xB8, _IEN17, _IEN16, P0IE, T4IE,T3IE, T2IE, T1IE, DMAIE )

SFR(  IP1      ,  0xB9  )  /*  Interrupt Priority 1                               */

SFR(  ADCL     ,  0xBA  )  /*  ADC Data Low                                       */

SFR(  ADCH     ,  0xBB  )  /*  ADC Data High                                      */

SFR(  RNDL     ,  0xBC  )  /*  Random Number Generator LowByte                   */

SFR(  RNDH     ,  0xBD  )  /*  Random Number Generator HighByte                  */

SFR(  SLEEPCMD ,  0xBE  )  /*  Sleep Mode ControlCommand                         */

SFR(  _SFRBF   ,  0xBF  )  /*  reserved                                           */

 

/*  Interrupt Flags 4                                                              */

 SFRBIT( IRCON  ,  0xC0, STIF, _IRCON6, P0IF,T4IF, T3IF, T2IF, T1IF, DMAIF )

SFR(  U0DBUF   ,  0xC1  )  /*  USART 0 Receive/Transmit DataBuffer               */

SFR(  U0BAUD   ,  0xC2  )  /*  USART 0 Baud Rate Control                          */

SFR(  T2MSEL   ,  0xC3  )  /*  Timer2 Multiplex Select                            */

SFR(  U0UCR    ,  0xC4  )  /*  USART 0 UART Control                               */

SFR(  U0GCR    ,  0xC5  )  /*  USART 0 Generic Control                            */

SFR(  CLKCONCMD , 0xC6  )   /* Clock Control Command                              */

SFR(  MEMCTR   ,  0xC7  )  /*  Memory System Control                              */

 

SFR(  _SFRC8   ,  0xC8  )  /*  not used                                           */

SFR(  WDCTL    ,  0xC9  )  /*  Watchdog Timer Control                             */

SFR(  T3CNT    ,  0xCA  )  /*  Timer 3 Counter                                    */

SFR(  T3CTL    ,  0xCB  )  /*  Timer 3 Control                                    */

SFR(  T3CCTL0  ,  0xCC  )   /* Timer 3 Channel 0 Capture/Compare Control          */

SFR(  T3CC0    ,  0xCD  )  /*  Timer 3 Channel 0Capture/Compare Value            */

SFR(  T3CCTL1  ,  0xCE  )  /*  Timer 3 Channel 1Capture/Compare Control          */

SFR(  T3CC1    ,  0xCF  )  /*  Timer 3 Channel 1Capture/Compare Value            */

 

 /* Program Status Word                                                           */

 SFRBIT( PSW    ,  0xD0, CY, AC, F0, RS1, RS0, OV,F1, P )

SFR(  DMAIRQ   ,  0xD1  )  /*  DMA Interrupt Flag                                 */

SFR(  DMA1CFGL ,  0xD2  )  /*  DMA Channel 1-4 ConfigurationAddress Low Byte     */

SFR(  DMA1CFGH ,  0xD3  )  /*  DMA Channel 1-4 ConfigurationAddress High Byte    */

SFR(  DMA0CFGL ,  0xD4  )  /*  DMA Channel 0 ConfigurationAddress Low Byte       */

SFR(  DMA0CFGH ,  0xD5  )  /*  DMA Channel 0 ConfigurationAddress High Byte      */

SFR(  DMAARM   ,  0xD6  )  /*  DMA Channel Arm                                    */

SFR(  DMAREQ   ,  0xD7  )  /*  DMA Channel Start Request andStatus               */

 

/*  Timers 1/3/4 Interrupt Mask/Flag                                               */

 SFRBIT( TIMIF  ,  0xD8 , _TIMIF7, T1OVFIM,T4CH1IF, T4CH0IF, T4OVFIF, T3CH1IF, T3CH0IF, T3OVFIF )

SFR(  _SFRD9   , 0xD9  )   /* reserved                                          */

SFR(  T1CC0L   ,  0xDA  )  /*  Timer 1 Channel 0Capture/Compare Value Low Byte   */

SFR(  T1CC0H   ,  0xDB  )  /*  Timer 1 Channel 0Capture/Compare Value High Byte  */

SFR(  T1CC1L   ,  0xDC  )  /*  Timer 1 Channel 1Capture/Compare Value Low Byte   */

SFR(  T1CC1H   ,  0xDD  )  /*  Timer 1 Channel 1Capture/Compare Value High Byte  */

SFR(  T1CC2L   ,  0xDE  )  /*  Timer 1 Channel 2Capture/Compare Value Low Byte   */

SFR(  T1CC2H   ,  0xDF  )  /*  Timer 1 Channel 2Capture/Compare Value High Byte  */

 

SFR(  ACC      ,  0xE0  )  /*  Accumulator                                        */

SFR(  _SFRE1   ,  0xE1  )  /*  reserved                                           */

SFR(  T1CNTL   ,  0xE2  )  /*  Timer 1 Counter Low                                */

SFR(  T1CNTH   ,  0xE3  )  /*  Timer 1 Counter High                               */

SFR(  T1CTL    ,  0xE4  )  /*  Timer 1 Control AndStatus                         */

SFR(  T1CCTL0  ,  0xE5  )  /*  Timer 1 Channel 0Capture/Compare Control          */

SFR(  T1CCTL1  ,  0xE6  )  /*  Timer 1 Channel 1Capture/Compare Control          */

SFR(  T1CCTL2  ,  0xE7  )  /*  Timer 1 Channel 2Capture/Compare Control          */

 

/*  Interrupt Flags 5                                                              */

 SFRBIT( IRCON2 ,  0xE8, _IRCON27,_IRCON26, _IRCON25, WDTIF, P1IF, UTX1IF, UTX0IF, P2IF )

SFR(  _SFRE9   ,  0xE9  )  /*  reserved                                           */

SFR(  T4CNT    ,  0xEA  )  /*  Timer 4 Counter                                    */

SFR(  T4CTL    ,  0xEB  )  /*  Timer 4 Control                                    */

SFR(  T4CCTL0  ,  0xEC  )  /*  Timer 4 Channel 0 Capture/CompareControl          */

SFR(  T4CC0    ,  0xED  )  /*  Timer 4 Channel 0Capture/Compare Value            */

SFR(  T4CCTL1  ,  0xEE  )  /*  Timer 4 Channel 1Capture/Compare Control          */

SFR(  T4CC1    ,  0xEF  )  /*  Timer 4 Channel 1 Capture/CompareValue            */

 

SFR(  B        ,  0xF0  )  /*  B Register                                         */

SFR(  PERCFG   ,  0xF1  )  /*  Peripheral I/O Control                             */

SFR(  ADCCFG   ,  0xF2  )  /*  ADC Input Configuration(legacy name)              */

SFR(  APCFG    ,  0xF2  )  /*  Analog Periferal I/OConfiguration                 */

SFR(  P0SEL    ,  0xF3  )  /*  Port 0 Function Select                             */

/*此处可以看到在寄存器名对应的sfr地址*/

SFR(  P1SEL    ,  0xF4  )  /*  Port 1 Function Select                             */

SFR(  P2SEL    ,  0xF5  )  /*  Port 2 Function Select                             */

SFR(  P1INP    ,  0xF6  )  /*  Port 1 Input Mode                                  */

SFR(  P2INP    , 0xF7  )   /* Port 2 Input Mode                                  */

 

/*  USART 1 Control and Status                                                     */

 SFRBIT( U1CSR  ,  0xF8, U1MODE, U1RE, U1SLAVE,U1FE, U1ERR, U1RX_BYTE, U1TX_BYTE, U1ACTIVE )

SFR(  U1DBUF   ,  0xF9  )  /*  USART 1 Receive/Transmit DataBuffer               */

SFR(  U1BAUD   ,  0xFA  )  /*  USART 1 Baud Rate Control                          */

SFR(  U1UCR    ,  0xFB  )  /*  USART 1 UART Control                               */

SFR(  U1GCR    ,  0xFC  )  /*  USART 1 Generic Control                            */

SFR(  P0DIR    ,  0xFD  )  /*  Port 0 Direction                                   */

SFR(  P1DIR    ,  0xFE  )  /*  Port 1 Direction                                   */

SFR(  P2DIR    ,  0xFF  )  /*  Port 2 Direction                                   */

 

 

/*------------------------------------------------------------------------------------------------

 *                                       XdataRadio Registers

 *------------------------------------------------------------------------------------------------

 */

/* Radio ControlRegisters */

#define RFSTAT          XREG( 0x618D )

#define ATEST           XREG( 0x61A9 )

 

/*------------------------------------------------------------------------------------------------

 *                                       XdataUSB Registers

 *------------------------------------------------------------------------------------------------

 */

#define  USBADDR    XREG( 0x6200 )  /*  Function Address                                    */

#define  USBPOW     XREG( 0x6201 )  /*  Power/Control Register                              */

#define  USBIIF     XREG( 0x6202 )  /*  IN Endpoints and EP0 Interrupt Flags                */

#define  _XREG6203  XREG( 0x6203 )  /*  Reserved                                            */

#define  USBOIF     XREG( 0x6204 )  /*  OUT Endpoints Interrupt Flags                       */

#define  _XREG6205  XREG( 0x6205 )  /*  Reserved                                            */

#define  USBCIF     XREG( 0x6206 )  /*  Common USB Interrupt Flags                          */

#define  USBIIE     XREG( 0x6207 )  /*  IN Endpoints and EP0 Interrupt Enable Mask          */

#define  _XREG6208  XREG( 0x6208 )  /*  Reserved                                            */

#define  USBOIE     XREG( 0x6209 )  /*  OUT Endpoints Interrupt Enable Mask                 */

#define  _XREG620A  XREG( 0x620A )  /*  Reserved                                            */

#define  USBCIE     XREG( 0x620B )  /*  Common USB Interrupt Enable Mask                    */

#define  USBFRML    XREG( 0x620C )  /*  Current Frame Number (Low byte)                     */

#define  USBFRMH    XREG( 0x620D )  /*  Current Frame Number (High byte)                    */

#define  USBINDEX   XREG( 0x620E )  /*  Selects current endpoint                            */

#define  USBCTRL    XREG( 0x620F )  /*  USB Control Register                                */

#define  USBMAXI    XREG( 0x6210 )  /*  Max. packet size for IN endpoint                    */

#define  USBCS0     XREG( 0x6211 )  /*  EP0 Control and Status               (USBINDEX = 0) */

#define  USBCSIL    XREG( 0x6211 )  /*  IN EP{1-5} Control and Status Low    (USBINDEX > 0) */

#define  USBCSIH    XREG( 0x6212 )  /*  IN EP{1-5} Control and Status High                  */

#define  USBMAXO    XREG( 0x6213 )  /*  Max. packet size for OUT endpoint                   */

#define  USBCSOL    XREG( 0x6214 )  /*  OUT EP{1-5} Control and Status Low                  */

#define  USBCSOH    XREG( 0x6215 )  /*  OUT EP{1-5} Control and Status High                 */

#define  USBCNT0    XREG( 0x6216 )  /*  Number of received bytes in EP0 FIFO(USBINDEX = 0) */

#define  USBCNTL    XREG( 0x6216 )  /*  Number of bytes in OUT FIFO Low      (USBINDEX > 0) */

#define  USBCNTH    XREG( 0x6217 )  /*  Number of bytes in OUT FIFO High                    */

#define  USBF0      XREG( 0x6220 )  /*  Endpoint 0 FIFO                                     */

#define  USBF1      XREG( 0x6222 )  /*  Endpoint 1 FIFO                                     */

#define  USBF2      XREG( 0x6224 )  /*  Endpoint 2 FIFO                                     */

#define  USBF3      XREG( 0x6226 )  /*  Endpoint 3 FIFO                                     */

#define  USBF4      XREG( 0x6228 )  /*  Endpoint 4 FIFO                                     */

#define  USBF5      XREG( 0x622A )  /*  Endpoint 5 FIFO                                     */

 

/*------------------------------------------------------------------------------------------------

 *                                       XdataRegisters

 *------------------------------------------------------------------------------------------------

 */

/* ObservabilityControl */

#defineRFC_OBS_CTRL0   XREG( 0x61AE )

#defineRFC_OBS_CTRL1   XREG( 0x61AF )

#defineRFC_OBS_CTRL2   XREG( 0x61B0 )

#defineOBSSEL0         XREG( 0x6243 )

#defineOBSSEL1         XREG( 0x6244 )

#defineOBSSEL2         XREG( 0x6245 )

#defineOBSSEL3         XREG( 0x6246 )

#defineOBSSEL4         XREG( 0x6247 )

#defineOBSSEL5         XREG( 0x6248 )

#define TR0             XREG( 0x624B )

 

/* ChipIdentification */

#define CHVER           XREG( 0x6249 )

#define CHIPID          XREG( 0x624A )

 

/* Debug InterfaceDMA Write to Flash */

#defineDBGDATA         XREG( 0x6260 )

 

/* Flash Controller*/

#define FCTL            XREG( 0x6270 )

#define FADDRL          XREG( 0x6271 )

#define FADDRH          XREG( 0x6272 )

#define FWDATA          XREG( 0x6273 )

#define_XREG6274       XREG( 0x6274 )

#define_XREG6275       XREG( 0x6275 )

 

/* Chip Information*/

#defineCHIPINFO0       XREG( 0x6276 )

#defineCHIPINFO1       XREG( 0x6277 )

 

/* IR GenerationControl */

#define IRCTL           XREG( 0x6281 )

 

/* Clock Loss Detector*/

#define CLD             XREG( 0x6290 )

 

/* Timer 1 Channels(only mapped as XREG) */

#defineT1CCTL3         XREG( 0x62A3 )

#defineT1CCTL4         XREG( 0x62A4 )

#define T1CC3L          XREG( 0x62AC )

#define T1CC3H          XREG( 0x62AD )

#define T1CC4L          XREG( 0x62AE )

#define T1CC4H          XREG( 0x62AF )

/* Definition whichincludes channels represented in SFR (additional XREG mapping of SFR) */

#defineXX_T1CCTL0      XREG( 0x62A0 )

#defineXX_T1CCTL1      XREG( 0x62A1 )

#define XX_T1CCTL2      XREG( 0x62A2 )

#defineXX_T1CCTL3      XREG( 0x62A3 )

#defineXX_T1CCTL4      XREG( 0x62A4 )

#defineXX_T1CC0L       XREG( 0x62A6 )

#defineXX_T1CC0H       XREG( 0x62A7 )

#defineXX_T1CC1L       XREG( 0x62A8 )

#defineXX_T1CC1H       XREG( 0x62A9 )

#defineXX_T1CC2L       XREG( 0x62AA )

#defineXX_T1CC2H       XREG( 0x62AB )

#defineXX_T1CC3L       XREG( 0x62AC )

#defineXX_T1CC3H       XREG( 0x62AD )

#defineXX_T1CC4L       XREG( 0x62AE )

#defineXX_T1CC4H       XREG( 0x62AF )

/* Pointers forarray access */

#defineP_T1CCTL        PXREG( 0x62A0 )

#define P_T1CC          PXREG( 0x62A6 )

 

/* Sleep TimerCapture Control */

#define STCC            XREG( 0x62B0 )

#define STCS            XREG( 0x62B1 )

#define STCV0           XREG( 0x62B2 )

#define STCV1           XREG( 0x62B3 )

#define STCV2           XREG( 0x62B4 )

 

/* Op.Amp. Control*/

#defineOPAMPMC         XREG( 0x61AD )

#define OPAMPC          XREG( 0x62C0 )

#define OPAMPS          XREG( 0x62C1 )

 

/* AnalogComparator Control */

#define CMPCTL          XREG( 0x62D0 )

 

/*------------------------------------------------------------------------------------------------

 *                                      XdataMapped SFRs

 *------------------------------------------------------------------------------------------------

 */

 

/*

 *   MostSFRs are also accessible through XDATA address space.  The register definitions for

 *   thistype of access are listed below.  Theregister names are identical to the SFR names

 *   butwith the prefix X_ to denote an XDATA register.

 *

 *   SomeSFRs are not accessible through XDATA space. For clarity, entries are included for these

 *  registers.  They have a prefix of_NA to denote "not available."

 *

 *   Forregister descriptions, refer to the actual SFR declartions elsewhere in thisfile.

 */

 

#define X_P0        XREG( 0x7080 )   /* Port 0. NOTE! Read-only access from XREG.          */

#define _NA_SP      XREG( 0x7081 )

#define_NA_DPL0    XREG( 0x7082 )

#define_NA_DPH0    XREG( 0x7083 )

#define _NA_DPL1    XREG( 0x7084 )

#define_NA_DPH1    XREG( 0x7085 )

#defineX_U0CSR     XREG( 0x7086 )   /* USART 0 Control and Status                         */

#define_NA_PCON    XREG( 0x7087 )

 

#define_NA_TCON    XREG( 0x7088 )

#defineX_P0IFG     XREG( 0x7089 )   /* Port 0 Interrupt Status Flag                       */

#defineX_P1IFG     XREG( 0x708A )   /* Port 1 Interrupt Status Flag                       */

#defineX_P2IFG     XREG( 0x708B )   /* Port 2 Interrupt Status Flag                       */

#defineX_PICTL     XREG( 0x708C )   /* Port Interrupt Control                             */

#defineX_P1IEN     XREG( 0x708D )   /* Port 1 Interrupt Mask                              */

#define_NA_SFR8E   XREG( 0x708E )

#defineX_P0INP     XREG( 0x708F )   /* Port 0 Input Mode                                  */

 

#define X_P1        XREG( 0x7090 )   /* Port 1. NOTE! Read-only access from XREG.          */

#define_NA_SFR91   XREG( 0x7091 )

#define_NA_DPS     XREG( 0x7092 )

#defineX_MPAGE     XREG( 0x7093 )   /* Memory Page Select                                 */

#defineX_T2CTRL    XREG( 0x7094 )   /* Timer2 Control Register                            */

#define X_ST0       XREG( 0x7095 )   /* Sleep Timer 0                                      */

#define X_ST1       XREG( 0x7096 )   /* Sleep Timer 1                                      */

#define X_ST2       XREG( 0x7097 )   /* Sleep Timer 2                                      */

 

#define_NA_S0CON   XREG( 0x7098 )

#define_NA_SFR99   XREG( 0x7099 )

#define_NA_IEN2    XREG( 0x709A )

#define_NA_S1CON   XREG( 0x709B )

#defineX_T2CSPCFG  XREG( 0x709C )   /* Timer2 CSP Interface Configuration (legacy name)   */

#defineX_T2EVTCFG  XREG( 0x709C )   /* Timer2 Event Output Configuration                  */

#defineX_SLEEPSTA  XREG( 0x709D )   /* Sleep Status                                       */

#define X_CLKCONSTAXREG( 0x709E )   /*  Clock Control Status                               */

#define X_FMAP      XREG( 0x709F )   /* Flash Bank Map                                     */

 

#define X_P2        XREG( 0x70A0 )   /* Port 2. NOTE! Read-only access from XREG.          */

#defineX_T2IRQF    XREG( 0x70A1 )   /* Timer2 Interrupt Flags                             */

#define X_T2M0      XREG( 0x70A2 )   /* Timer2 Multiplexed Register 0                      */

#define X_T2M1      XREG( 0x70A3 )   /* Timer2 Multiplexed Register 1                      */

#defineX_T2MOVF0   XREG( 0x70A4 )   /* Timer2 Multiplexed Overflow Register 0             */

#defineX_T2MOVF1   XREG( 0x70A5 )   /* Timer2 Multiplexed Overflow Register 1             */

#defineX_T2MOVF2   XREG( 0x70A6 )   /* Timer2 Multiplexed Overflow Register 2             */

#defineX_T2IRQM    XREG( 0x70A7 )   /* Timer2 Interrupt Mask                              */

 

#define_NA_IEN0    XREG( 0x70A8 )

#define_NA_IP0     XREG( 0x70A9 )

#define_NA_SFRAA   XREG( 0x70AA )

#defineX_P0IEN     XREG( 0x70AB )   /*                                                    */

#defineX_P2IEN     XREG( 0x70AC )   /*                                                    */

#defineX_STLOAD    XREG( 0x70AD )   /* Sleep Timer Load Status                            */

#define X_PMUX      XREG( 0x70AE )   /*                                                    */

#defineX_T1STAT    XREG( 0x70AF )   /*                                                    */

 

#define_NA_SFRB0   XREG( 0x70A8 )

#defineX_ENCDI     XREG( 0x70B1 )   /* Encryption Input Data                              */

#defineX_ENCDO     XREG( 0x70B2 )   /* Encryption Output Data                             */

#defineX_ENCCS     XREG( 0x70B3 )   /* Encryption Control and Status                      */

#defineX_ADCCON1   XREG( 0x70B4 )   /* ADC Control 1                                      */

#defineX_ADCCON2   XREG( 0x70B5 )   /* ADC Control 2                                      */

#defineX_ADCCON3   XREG( 0x70B6 )   /* ADC Control 3                                      */

#define_NA_SFRB7   XREG( 0x70B7 )

 

#define_NA_IEN1    XREG( 0x70B8 )

#define_NA_IP1     XREG( 0x70B9 )

#define X_ADCL      XREG( 0x70BA )   /* ADC Data Low                                       */

#define X_ADCH      XREG( 0x70BB )   /* ADC Data High                                      */

#define X_RNDL      XREG( 0x70BC )   /* Random Register Low Byte                           */

#define X_RNDH      XREG( 0x70BD )   /* Random Register High Byte                          */

#defineX_SLEEPCMD  XREG( 0x70BE )   /* Sleep Mode Command                                 */

#define_NA_SFRBF   XREG( 0x70BF )

 

#define_NA_IRCON   XREG( 0x70C0 )

#defineX_U0DBUF    XREG( 0x70C1 )   /* USART 0 Receive/Transmit Data Buffer               */

#defineX_U0BAUD    XREG( 0x70C2 )   /* USART 0 Baud Rate Control                         */

#defineX_T2MSEL    XREG( 0x70C3 )   /* Timer2 Multiplex Select                            */

#defineX_U0UCR     XREG( 0x70C4 )   /* USART 0 UART Control                               */

#defineX_U0GCR     XREG( 0x70C5 )   /* USART 0 Generic Control                            */

#define X_CLKCONCMDXREG( 0x70C6 )   /*  Clock Control Command                              */

#defineX_MEMCTR    XREG( 0x70C7 )   /* Memory Arbiter Control                             */

 

#define_NA_SFRC8   XREG( 0x70C8 )

#defineX_WDCTL     XREG( 0x70C9 )   /* Watchdog Timer Control                             */

#defineX_T3CNT     XREG( 0x70CA )   /* Timer 3 Counter                                    */

#defineX_T3CTL     XREG( 0x70CB )   /* Timer 3 Control                                    */

#defineX_T3CCTL0   XREG( 0x70CC )   /* Timer 3 Channel 0 Capture/Compare Control          */

#defineX_T3CC0     XREG( 0x70CD )   /* Timer 3 Channel 0 Capture/Compare Value            */

#defineX_T3CCTL1   XREG( 0x70CE )   /* Timer 3 Channel 1 Capture/Compare Control          */

#defineX_T3CC1     XREG( 0x70CF )   /* Timer 3 Channel 1 Capture/Compare Value            */

 

#define_NA_PSW     XREG( 0x70D0 )

#defineX_DMAIRQ    XREG( 0x70D1 )   /* DMA Interrupt Flag                                 */

#defineX_DMA1CFGL  XREG( 0x70D2 )   /* DMA Channel 1-4 Configuration Address Low Byte     */

#defineX_DMA1CFGH  XREG( 0x70D3 )   /* DMA Channel 1-4 Configuration Address High Byte    */

#defineX_DMA0CFGL  XREG( 0x70D4 )   /* DMA Channel 0 Configuration Address Low Byte       */

#defineX_DMA0CFGH  XREG( 0x70D5 )   /* DMA Channel 0 Configuration Address High Byte      */

#defineX_DMAARM    XREG( 0x70D6 )   /* DMA Channel Arm                                    */

#defineX_DMAREQ    XREG( 0x70D7 )   /* DMA Channel Start Request and Status               */

 

#defineX_TIMIF     XREG( 0x70D8 )   /* Timers 1/3/4 Interrupt Mask/Flag                   */

#define_NA_SFRD9   XREG( 0x70D9 )

#defineX_T1CC0L    XREG( 0x70DA )   /* Timer 1 Channel 0 Capture/Compare Value Low Byte   */

#defineX_T1CC0H    XREG( 0x70DB )   /* Timer 1 Channel 0 Capture/Compare Value High Byte  */

#defineX_T1CC1L    XREG( 0x70DC )   /* Timer 1 Channel 1 Capture/Compare Value Low Byte   */

#defineX_T1CC1H    XREG( 0x70DD )   /* Timer 1 Channel 1 Capture/Compare Value High Byte  */

#defineX_T1CC2L    XREG( 0x70DE )   /* Timer 1 Channel 2 Capture/Compare Value Low Byte   */

#defineX_T1CC2H    XREG( 0x70DF )   /* Timer 1 Channel 2 Capture/Compare Value High Byte  */

 

#define_NA_ACC     XREG( 0x70E0 )

#define_NA_SFRE1   XREG( 0x70E1 )

#defineX_T1CNTL    XREG( 0x70E2 )   /* Timer 1 Counter Low                                */

#defineX_T1CNTH    XREG( 0x70E3 )   /* Timer 1 Counter High                               */

#defineX_T1CTL     XREG( 0x70E4 )   /* Timer 1 Control and Status                         */

#defineX_T1CCTL0   XREG( 0x70E5 )   /* Timer 1 Channel 0 Capture/Compare Control          */

#defineX_T1CCTL1   XREG( 0x70E6 )   /* Timer 1 Channel 1 Capture/Compare Control          */

#defineX_T1CCTL2   XREG( 0x70E7 )   /* Timer 1 Channel 2 Capture/Compare Control          */

 

#define_NA_IRCON2  XREG( 0x70E8 )

#define_NA_SFRE9   XREG( 0x70E9 )

#defineX_T4CNT     XREG( 0x70EA )   /* Timer 4 Counter                                    */

#defineX_T4CTL     XREG( 0x70EB )   /* Timer 4 Control                                    */

#defineX_T4CCTL0   XREG( 0x70EC )   /* Timer 4 Channel 0 Capture/Compare Control          */

#defineX_T4CC0     XREG( 0x70ED )   /* Timer 4 Channel 0 Capture/Compare Value            */

#defineX_T4CCTL1   XREG( 0x70EE )   /* Timer 4 Channel 1 Capture/Compare Control          */

#defineX_T4CC1     XREG( 0x70EF )   /* Timer 4 Channel 1 Capture/Compare Value            */

 

#define _NA_B       XREG( 0x70F0 )

#defineX_PERCFG    XREG( 0x70F1 )   /* Peripheral Control                                 */

#defineX_ADCCFG    XREG( 0x70F2 )   /* ADC Input Configuration (legacy name)              */

#defineX_APCFG     XREG( 0x70F2 )   /* Analog Periferal I/O Configuration                 */

#defineX_P0SEL     XREG( 0x70F3 )   /* Port 0 Function Select                             */

#defineX_P1SEL     XREG( 0x70F4 )   /* Port 1 Function Select                             */

#defineX_P2SEL     XREG( 0x70F5 )   /* Port 2 Function Select                             */

#defineX_P1INP     XREG( 0x70F6 )   /* Port 1 Input Mode                                  */

#defineX_P2INP     XREG( 0x70F7 )   /* Port 2 Input Mode                                  */

 

#defineX_U1CSR     XREG( 0x70F8 )   /* USART 1 Control and Status                         */

#defineX_U1DBUF    XREG( 0x70F9 )   /* USART 1 Receive/Transmit Data Buffer               */

#defineX_U1BAUD    XREG( 0x70FA )   /* USART 1 Baud Rate Control                          */

#defineX_U1UCR     XREG( 0x70FB )   /* USART 1 UART Control                               */

#defineX_U1GCR     XREG( 0x70FC )   /* USART 1 Generic Control                            */

#defineX_P0DIR     XREG( 0x70FD )   /* Port 0 Direction                                   */

#defineX_P1DIR     XREG( 0x70FE )   /* Port 1 Direction                                   */

#defineX_P2DIR     XREG( 0x70FF )   /*  Port2 Direction                                  */

 

/*------------------------------------------------------------------------------------------------

 *                                       Flash

 *------------------------------------------------------------------------------------------------

 */

#defineP_INFOPAGE  PXREG( 0x7800 )  /* Pointer to Start of Flash InformationPage          */

#defineP_XBANK     PXREG( 0x8000 )  /* Pointer to Start of Selectable Flash Bank(XBANK)   */

 

/* ------------------------------------------------------------------------------------------------

 */

 

#ifdef__IAR_SYSTEMS_ICC__

#pragmalanguage=restore

#endif

 

/**************************************************************************************************

 */

#endif

 

 参考:

 http://bbs.elecfans.com/jishu_431223_1_1.html

 

posted @ 2014-09-14 13:16  retacn_yue  阅读(763)  评论(0编辑  收藏  举报