摘要: 1.Found clock-sensitive change during active clock edge at time on register ""原因:vector source file中时钟敏感信号(如:数据,允许端,清零,同步加 载等)在时钟的边缘同时变化.而时钟敏感信号是不能在时钟边沿变化的.其后 果为导致结果不正确.措施:编辑vector source file2.Verilog HDL assignment warning at: truncated with sizeto match size of target (原因:在HDL设计中对目标的位数进 阅读全文
posted @ 2012-02-24 09:38 asus119 阅读(3208) 评论(0) 推荐(0) 编辑